Need more?
Quantity | Price |
---|---|
1+ | Rs.1,122.300 |
10+ | Rs.821.280 |
25+ | Rs.625.530 |
100+ | Rs.618.260 |
250+ | Rs.614.630 |
500+ | Rs.611.000 |
1000+ | Rs.607.370 |
Product Information
Product Overview
ADCLK846 is a LVDS/CMOS, fan-out buffer optimized for low jitter and low power operation. Possible configurations range from 6 LVDS to 12 CMOS outputs, including combinations of LVDS and CMOS outputs. Two control lines are used to determine whether fixed blocks of outputs are LVDS or CMOS outputs. The clock input accepts various types of single-ended and differential logic levels including LVPECL, LVDS, HSTL, CML, and CMOS. It is widely used in application such as low jitter clock distribution, clock and data signal restoration, level translation, wireless communications, wired communications, medical and industrial imaging, ATE and high performance instrumentation etc.
- Upto 6 LVDS (1.2GHz) or 12 CMOS (250MHz) outputs
- Integrated random jitter (LVDS) is 54fs rms typical at (BW = 12KHz to 20MHz, CLK = 1000MHz)
- Broadband random jitter (CMOS) is 100fs rms typical at (input slew = 2V/ns)
- Propagation delay (LVDS) is 2ns typical at (VICM = VREF, VID = 0.5V)
- Output rise/fall time (LVDS) is 135ps typical
- Output-to-output skew (LVDS) is 65ps typical
- Sleep mode, pin-programmable control
- Power supply is 1.8V typical
- Operating temperature is -40°C to +85°C
- Package style is 24-lead LFCSP
Notes
ADI products are only authorized (and sold) for use by the customer and are not to be resold or otherwise passed on to any third party
Technical Specifications
Fanout Clock Buffer
6Outputs
1.89V
24Pins
85°C
-
No SVHC (21-Jan-2025)
1.2GHz
1.71V
LFCSP
-40°C
-
MSL 3 - 168 hours
Technical Docs (3)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Philippines
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate