Print Page
Image is for illustrative purposes only. Please refer to product description.
376 In Stock
Need more?
376 Delivery in 4-6 Business Days(UK stock)
Quantity | Price |
---|---|
1+ | Rs.457.480 |
10+ | Rs.426.010 |
25+ | Rs.413.290 |
50+ | Rs.403.610 |
100+ | Rs.393.970 |
250+ | Rs.381.320 |
500+ | Rs.371.860 |
Price for:Each
Minimum: 1
Multiple: 1
Rs.457.48
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerMICRON
Manufacturer Part NoMT47H32M16NF-25E AAT:H
Order Code4050864
Technical Datasheet
DRAM TypeDDR2
Memory Density512Mbit
Memory Configuration32M x 16bit
Clock Frequency Max400MHz
IC Case / PackageTFBGA
No. of Pins84Pins
Supply Voltage Nom1.8V
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max105°C
Product Range-
Product Overview
MT47H32M16NF-25E AAT:H is a DDR2 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is for 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single READ or WRITE operation for the DDR2 SDRAM consists of a single 4n-bitwide, two-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. It has JEDEC-standard of 1.8V I/O (SSTL_18-compatible) and differential data strobe (DQS, DQS#) option.
- Operating voltage range is 1.8V (VDD CMOS)
- 32Meg x 16 configuration, automotive qualified, 8D response time
- Packaging style is 84-ball 8mm x 12.5mm FBGA
- Timing (cycle time) is 2.5ns at CL = 5 (DDR2-800)
- Operating temperature range is –40°C to +105°C, design generation
- Data rate is 800MT/s, 4n-bit prefetch architecture
- DLL to align DQ and DQS transitions with CK, programmable CAS latency (CL)
- Posted CAS additive latency (AL), WRITE latency = READ latency - 1ᵗCK
- Adjustable data-output drive strength, 64ms, 8192-cycle refresh
- On-die termination (ODT), supports JEDEC clock jitter specification
Technical Specifications
DRAM Type
DDR2
Memory Configuration
32M x 16bit
IC Case / Package
TFBGA
Supply Voltage Nom
1.8V
Operating Temperature Min
-40°C
Product Range
-
Memory Density
512Mbit
Clock Frequency Max
400MHz
No. of Pins
84Pins
IC Mounting
Surface Mount
Operating Temperature Max
105°C
Technical Docs (2)
Legislation and Environmental
Country of Origin:
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Tariff No:85381090
US ECCN:EAR99
EU ECCN:NLR
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
Download Product Compliance Certificate
Product Compliance Certificate
Weight (kg):.000001